Cypress CY7C1145V18 user manual

User manual for the device Cypress CY7C1145V18

Device: Cypress CY7C1145V18
Category: Computer Hardware
Manufacturer: Cypress
Size: 0.64 MB
Added : 10/9/2014
Number of pages: 28
Print the manual

Download

How to use this site?

Our goal is to provide you with a quick access to the content of the user manual for Cypress CY7C1145V18. Using the online preview, you can quickly view the contents and go to the page where you will find the solution to your problem with Cypress CY7C1145V18.

For your convenience

If looking through the Cypress CY7C1145V18 user manual directly on this website is not convenient for you, there are two possible solutions:

  • Full Screen Viewing - to easily view the user manual (without downloading it to your computer), you can use full-screen viewing mode. To start viewing the user manual Cypress CY7C1145V18 on full screen, use the button Fullscreen.
  • Downloading to your computer - You can also download the user manual Cypress CY7C1145V18 to your computer and keep it in your files. However, if you do not want to take up too much of your disk space, you can always download it in the future from ManualsBase.
Cypress CY7C1145V18 User manual - Online PDF
Advertisement
« Page 1 of 28 »
Advertisement
Print version

Many people prefer to read the documents not on the screen, but in the printed version. The option to print the manual has also been provided, and you can use it by clicking the link above - Print the manual. You do not have to print the entire manual Cypress CY7C1145V18 but the selected pages only. paper.

Summaries

Below you will find previews of the content of the user manuals presented on the following pages to Cypress CY7C1145V18. If you want to quickly view the content of pages found on the following pages of the manual, you can use them.

Abstracts of contents
Summary of the content on the page No. 1

CY7C1141V18, CY7C1156V18
CY7C1143V18, CY7C1145V18
18-Mbit QDR™-II+ SRAM 4-Word Burst
Architecture (2.0 Cycle Read Latency)
Features Functional Description
■ Separate Independent read and write data ports The CY7C1141V18, CY7C1156V18, CY7C1143V18, and
CY7C1145V18 are 1.8V Synchronous Pipelined SRAMs,
❐ Supports concurrent transactions
equipped with QDR™-II+ architecture. QDR-II+ architecture
■ 300 MHz to 375 MHz clock for high bandwidth
consists of two separate ports to access the memory array.

Summary of the content on the page No. 2

512K x 8 Array 512K x 9 Array 512K x 8 Array 512K x 9 Array 512K x 8 Array 512K x 9 Array 512K x 8 Array 512K x 9 Array CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Logic Block Diagram (CY7C1141V18) D [7:0] 8 Write Write Write Write Address A Reg Reg Reg Reg (18:0) Address Register 19 Register A (18:0) 19 K RPS Control CLK K Logic Gen. DOFF Read Data Reg. CQ 32 CQ 16 V REF Reg. Reg. WPS Control Q [7:0] Logic 16 NWS [1:0] Reg. 8 8 QVLD Logic Block Diagram (CY7C1156V18) D [8:0] 9 Write Write

Summary of the content on the page No. 3

256K x 18 Array 128K x 36 Array 256K x 18 Array 128K x 36 Array 256K x 18 Array 128K x 36 Array 256K x 18 Array 128K x 36 Array CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Logic Block Diagram (CY7C1143V18) D [17:0] 18 Write Write Write Write Address A Reg Reg Reg (17:0) Reg Address Register 18 Register A (17:0) 18 K RPS Control CLK K Logic Gen. DOFF Read Data Reg. CQ 72 CQ 36 V REF Reg. Reg. WPS Control Q [17:0] 36 BWS Logic [1:0] Reg. 18 18 QVLD Logic Block Diagram (CY7C1145V18) D [35:0]

Summary of the content on the page No. 4

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Pin Configurations 165-Ball FBGA (13 x 15 x 1.4 mm) Pinout CY7C1141V18 (2M x 8) 1 23 5 6 7 8 910 11 4 A CQ NC/72M A WPS NWS K NC NC/14 /144 4M M RPS A NC/36M CQ 1 B NC NC NC A NC/288M K NWS A NC NC Q3 0 C NC NC NC V ANCA V NC NC D3 SS SS D NC D4 NC V V V V V NC NC NC SS SS SS SS SS NC NC Q4 V V V V V NC D2 Q2 E DDQ SS SS SS DDQ NC NC NC V V V V V NC NC NC F DDQ DD SS DD DDQ G NC D5 Q5 V V V V V NC NC NC DDQ DD SS DD DDQ V V V V V V V V V ZQ H RE

Summary of the content on the page No. 5

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Pin Configurations (continued) 165-Ball FBGA (13 x 15 x 1.4 mm) Pinout CY7C1143V18 (1M x 18) 1 23 4 56 7 8 910 11 A CQ NC/144M NC/36M WPS BWS K NC/288M RPS A NC/72M CQ 1 B NC Q9 D9 A NC K BWS A NC NC Q8 0 C NC NC D10 V ANCA V NC Q7 D8 SS SS NC D11 Q10 V V V V V NC NC D7 D SS SS SS SS SS NC NC V V V V D6 Q6 E Q11 V NC DDQ SS SS SS DDQ NC Q12 D12 V V V V V NC NC Q5 F DDQ SS DDQ DD DD G NC D13 Q13 V V V V V NC NC D5 DDQ DD SS DD DDQ V H DOFF V V V V

Summary of the content on the page No. 6

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Pin Definitions Pin Name IO Pin Description D Input- Data Input Signals. Sampled on the rising edge of K and K clocks during valid write operations. [x:0] Synchronous CY7C1141V18−D [7:0] CY7C1156V18−D [8:0] CY7C1143V18−D [17:0] CY7C1145V18−D [35:0] WPS Input- Write Port Select − Active LOW. Sampled on the rising edge of the K clock. When asserted active, Synchronous a write operation is initiated. Deasserting deselects the write port. Deselect

Summary of the content on the page No. 7

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Pin Definitions (continued) Pin Name IO Pin Description CQ Echo Clock Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input clock (K) of the QDR-II+. The timings for the echo clocks are shown in the “Switching Characteristics” on page 23. ZQ Input Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus impedance. CQ, CQ and Q output impedance are set to 0.2

Summary of the content on the page No. 8

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Write Operations Functional Overview Write operations are initiated by asserting WPS active at the The CY7C1141V18, CY7C1156V18, CY7C1143V18, and rising edge of the Positive Input Clock (K). On the following K CY7C1145V18 are synchronous pipelined Burst SRAMs clock rise the data presented to D is latched and stored into [17:0] equipped with both a read port and a write port. The read port is the lower 18-bit Write Data register, provided BWS are

Summary of the content on the page No. 9

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 synchronized to the input clock of the QDR-II+. The timings for Depth Expansion the echo clocks are shown in the AC timing table. The CY7C1143V18 has a Port Select input for each port. This enables easy depth expansion. Both Port Selects are sampled Valid Data Indicator (QVLD) on the rising edge of the Positive Input Clock only (K). Each port QVLD is provided on the QDR-II+ to simplify data capture on high select input can deselect the specified

Summary of the content on the page No. 10

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Application Example Figure 1 shows the four QDR-II+ used in an application. Figure 1. Appliation Example RQ = 250ohms RQ = 250ohms ZQ ZQ Vt SRAM #1 CQ/CQ SRAM #4 CQ/CQ Q D D Q R A RPS WPS BWS K K A K K RPS WPS BWS DATA IN R DATA OUT Vt Address Vt R RPS BUS MASTER WPS (CPU or ASIC) BWS CLKIN/CLKIN Source K Source K R = 50ohms, Vt = V /2 DDQ Truth Table [2, 3, 4, 5, 6, 7] The truth table for the CY7C1141V18, CY7C1156V18, CY7C1143V18, and CY

Summary of the content on the page No. 11

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Write Cycle Descriptions [2, 10] The write cycle descriptions of CY7C1141V18 and CY7C1143V18 follows. BWS / BWS / 0 1 K Comments K NWS NWS 0 1 L L L–H – During the data portion of a write sequence: CY7C1141V18 − both nibbles (D ) are written into the device. [7:0] CY7C1143V18 − both bytes (D ) are written into the device. [17:0] L L – L-H During the data portion of a write sequence: CY7C1141V18 − both nibbles (D ) are written into the device.

Summary of the content on the page No. 12

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 [2, 10] The write cycle descriptions of CY7C1145V18 follows. BWS BWS BWS BWS K K Comments 0 1 2 3 LLLL L–H – During the data portion of a write sequence, all four bytes (D ) are written into [35:0] the device. LLLL – L–H During the data portion of a write sequence, all four bytes (D ) are written into [35:0] the device. L H H H L–H – During the data portion of a write sequence, only the lower byte (D ) is written [8:0] into the device. D rem

Summary of the content on the page No. 13

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Instruction Register IEEE 1149.1 Serial Boundary Scan (JTAG) Serially load three-bit instructions into the instruction register. These SRAMs incorporate a serial boundary scan test access This register is loaded when it is placed between the TDI and port (TAP) in the FBGA package. This part is fully compliant with TDO pins as shown in “TAP Controller Block Diagram” on IEEE Standard #1149.1-2001. The TAP operates using JEDEC page 16. Upon power up

Summary of the content on the page No. 14

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 IDCODE PRELOAD enables an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells The IDCODE instruction causes a vendor-specific 32-bit code to before the selection of another boundary scan test operation. be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and enables The shifting of data for the SAMPLE and PRELOAD phases can the IDCODE to be

Summary of the content on the page No. 15

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 TAP Controller State Diagram [11] Figure 2. Tap Controller State Diagram TEST-LOGIC 1 RESET 0 1 1 1 TEST-LOGIC/ SELECT SELECT 0 IDLE DR-SCAN IR-SCAN 0 0 1 1 CAPTURE-DR CAPTURE-IR 0 0 SHIFT-DR 0 SHIFT-IR 0 1 1 1 1 EXIT1-DR EXIT1-IR 0 0 0 0 PAUSE-DR PAUSE-IR 1 1 0 0 EXIT2-DR EXIT2-IR 1 1 UPDATE-DR UPDATE-IR 1 1 0 0 Note 11. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. Document Number: 001-06583 Rev. *D Page 15

Summary of the content on the page No. 16

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 TAP Controller Block Diagram Figure 3. Tap Controller Block Diagram 0 Bypass Register Selection Selection TDI 2 1 0 TDO Circuitry Circuitry Instruction Register 31 30 29 . . 2 1 0 Identification Register . 106 . . . 2 1 0 Boundary Scan Register TCK TAP Controller TMS TAP Electrical Characteristics [12, 13, 14] The Tap Electrical Characteristics table over the operating range follows. Parameter Description Test Conditions Min Max Unit V Output HIG

Summary of the content on the page No. 17

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 TAP AC Switching Characteristics [15, 16] The Tap AC Switching Characteristics over the operating range follows. Parameter Description Min Max Unit t TCK Clock Cycle Time 50 ns TCYC t TCK Clock Frequency 20 MHz TF t TCK Clock HIGH 20 ns TH t TCK Clock LOW 20 ns TL Setup Times t TMS Setup to TCK Clock Rise 5 ns TMSS t TDI Setup to TCK Clock Rise 5 ns TDIS t Capture Setup to TCK Rise 5 ns CS Hold Times t TMS Hold after TCK Clock Rise 5 ns TMSH t T

Summary of the content on the page No. 18

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Identification Register Definitions Value Instruction Field Description CY7C1141V18 CY7C1156V18 CY7C1143V18 CY7C1145V18 Revision Number 000 000 000 000 Version number. (31:29) Cypress Device ID 11010010101000101 11010010101001101 11010010101010101 11010010101100101 Defines the type of (28:12) SRAM. Cypress JEDEC ID 00000110100 00000110100 00000110100 00000110100 Enables unique (11:1) identification of SRAM vendor. ID Register 1111 Indicates t

Summary of the content on the page No. 19

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Boundary Scan Order Bit # Bump ID Bit # Bump ID Bit # Bump ID Bit # Bump ID 0 6R 27 11H 54 7B 81 3G 1 6P 28 10G 55 6B 82 2G 26N 29 9G 56 6A 83 1J 3 7P 30 11F 57 5B 84 2J 4 7N 31 11G 58 5A 85 3K 57R 32 9F 59 4A 86 3J 6 8R 33 10F 60 5C 87 2K 7 8P 34 11E 61 4B 88 1K 8 9R 35 10E 62 3A 89 2L 9 11P 36 10D 63 1H 90 3L 10 10P 37 9E 64 1A 91 1M 11 10N 38 10C 65 2B 92 1L 12 9P 39 11D 66 3B 93 3N 13 10M 40 9C 67 1C 94 3M 14 11N 419D 68 1B 951N 15 9M 42 11B

Summary of the content on the page No. 20

CY7C1141V18, CY7C1156V18 CY7C1143V18, CY7C1145V18 Power Up Sequence in QDR-II+ SRAM DLL Constraints During Power Up, when the DOFF is tied HIGH, the DLL gets ■ DLL uses K clock as its synchronizing input. The input must locked after 2048 cycles of stable clock. QDR-II+ SRAMs must have low phase jitter, which is specified as t . KC Var be powered up and initialized in a predefined manner to prevent undefined operations. ■ The DLL functions at frequencies down to 120 MHz. ■ If the input clock is


Alternative user manuals
# User manual Category Download
1 Cypress CapSense CY8C20x36 User manual Computer Hardware 0
2 Cypress CY14B101L User manual Computer Hardware 0
3 Cypress CY14B101LA User manual Computer Hardware 0
4 Cypress CY14B104N User manual Computer Hardware 0
5 Cypress AutoStore STK14CA8 User manual Computer Hardware 0
6 Cypress CY14B101Q2 User manual Computer Hardware 0
7 Cypress CY14B104L User manual Computer Hardware 0
8 Cypress CY2048WAF User manual Computer Hardware 0
9 Cypress CY14B108L User manual Computer Hardware 0
10 Cypress 7C185-15 User manual Computer Hardware 0
11 Cypress CY14B104NA User manual Computer Hardware 0
12 Cypress CY14B104M User manual Computer Hardware 0
13 Cypress AutoStore STK17TA8 User manual Computer Hardware 0
14 Cypress CY62158E User manual Computer Hardware 0
15 Cypress CY14B256L User manual Computer Hardware 0
16 Sony MSAKIT-PC4A User manual Computer Hardware 2
17 Sony MRW62E-S1 2694866142 User manual Computer Hardware 5
18 Philips MATCH LINE 9596 User manual Computer Hardware 17
19 Sony 64GB SDHC Class 10 Memory Card Readers SF32UY User manual Computer Hardware 1
20 Philips PSC702 User manual Computer Hardware 1