National Instruments DP8400の取扱説明書

デバイスNational Instruments DP8400の取扱説明書

デバイス: National Instruments DP8400
カテゴリ: ネットワークカード
メーカー: National Instruments
サイズ: 0.26 MB
追加した日付: 10/30/2014
ページ数: 14
説明書を印刷

ダウンロード

使い方は?

私たちの目的は、皆様方にデバイスNational Instruments DP8400の取扱説明書に含まれたコンテンツを可能な限り早く提供することです。オンラインプレビューを使用すると、National Instruments DP8400に関してあなたが抱えている問題に対する解決策の内容が素早く表示されます。

便宜上

説明書National Instruments DP8400をこちらのサイトで閲覧するのに不都合がある場合は、2つの解決策があります:

  • フルスクリーン表示 – 説明書を(お使いのコンピュータにダウンロードすることなく)便利に表示させるには、フルスクリーン表示モードをご使用ください。説明書National Instruments DP8400のフルスクリーン表示を起動するには、全画面表示ボタンを押してください。
  • コンピュータにダウンロード - National Instruments DP8400の説明書をお使いのコンピュータにダウンロードし、ご自身のコレクションに加えることもできます。デバイス上のスペースを無駄にしたくない場合は、いつでもManualsBaseサイトでダウンロードすることもできます。
National Instruments DP8400 取扱説明書 - Online PDF
Advertisement
« Page 1 of 14 »
Advertisement
印刷版

多くの人々は画面表示ではなく印刷された説明書を読むほうを好みます。説明書を印刷するオプションも提供されており、上記のリンクをクリックすることによりそれを利用できます - 説明書を印刷。説明書National Instruments DP8400を全部印刷する必要はなく、選択したページだけを印刷できます。紙を節約しましょう。

要旨

次のページにある説明書National Instruments DP8400の内容のプレビューは、以下にあります。次のページにある説明書の内容をすぐに表示したい場合は、こちらをご利用ください。

内容要旨
ページ1に含まれる内容の要旨

The DP8400 Family of Memory Interface Circuits AN-302
National Semiconductor
The DP8400 Family of
Application Note 302
Charles Carinalli
Memory Interface Circuits
Mike Evans
February 1986
INTRODUCTION The DP8409A multi-mode dynamic RAM controller/driver
was the first controller to resolve all of these problems. This
The rapid development in dynamic random access memory
Schottky bipolar device provides the flexibility of external
(DRAM) chip storage capability, coupled with significant
access con

ページ2に含まれる内容の要旨

Indicates that there is a 3 kX pull-up resistor on these outputs when they are disabled. TL/F/5012±1 FIGURE 1. DP8409A Block Diagram TABLE II. DP8409A Mode Select Options (RFSH) Mode M1 M0 Mode of Operation Conditions M2 0 0 0 0 Externally Controlled Refresh RF I/O e EOC 1 0 0 1 Auto RefreshÐForced RF I/O e Refresh Request (RFRQ) e 2 0 1 0 Internal Auto Burst Refresh RF I/O EOC e 3a 0 1 1 All RAS Auto Write RF I/O EOC 3b 0 1 1 Externally Controlled All RAS Access All RAS Active 4 1 0 0 Externall

ページ3に含まれる内容の要旨

Drams may be 16k, 64k or 256k For 4 banks, can drive 16 data a bits 6 check bits for ECC. For 2 banks, can drive 32 data a bits 7 check bits for ECC. For 1 bank, can drive 64 data a bits 8 check bits for ECC. *These outputs may need damping resistors to prevent overshoot, undershoot at memories. TL/F/5012±2 FIGURE 2. Typical Application of DP8409A Using External Control and Refresh in Modes 0 and 4 TL/F/5012±3 FIGURE 3. This figure demonstrates the automatic accessing capability of the DP8409A.

ページ4に含まれる内容の要旨

Refreshing curred, via the refresh request output (RF I/O pin). The sys- tem acknowledges the request for a forced refresh by set- The DP8409A also provdes hidden refresh capability while ting M2 (refresh) low on the DP8409A and preventing fur- in one of the automatic access modes (Figure 4). In this ther access to the DP8409A. The DP8409A then uses mode, it will automatically perform a refresh without the sys- RGCK to generate an automatic forced refresh. The refresh tem being interrupted. To d

ページ5に含まれる内容の要旨

Two new devices are now available for this application. The with this high speed, chip power dissipation is still main- DP84240 is pin and function compatible with the tained at a reasonable level as demonstrated by the graphs DM74S240. The DP84244 is likewise compatible with the shown in Figures 7a, 7b of power versus frequency. DM74S244. However, this is where the similarity between The DP84240 and the DP84244 are fabricated on a high the devices ends. Both the DP84240 and the DP84244 performa

ページ6に含まれる内容の要旨

through these driversÐa delay not shown by the data sheet specifications. Additionally, the problem becomes increas- ingly severe as multiple driver inputs are used in parallel for bus expansion applications. Both the DP84240 and the DP84244 are designed to signifi- cantly reduce both static and dynamic input capacitance. When these devices are driven with standard logic circuits, no appreciable overhead delay need be added to the basic device delay specifications due to input pulse distortion.

ページ7に含まれる内容の要旨

TABLE IV. Check Bit Overhead for Multiple Bit Error to 80-bit data words. It is a 16-bit chip that is easily expand- Detection and Single Bit Error Correction able with the simple addition of more DP8400s for each 16- bit word increment. Number of Bits Number of Percentage Figures 9a, 9b and9c demonstrate its basic operation in the in Memory Check Bits of Excess write and read memory access cycles.Figure 9a shows the Data Word Required Memory normal write cycle, where system data is used by the

ページ8に含まれる内容の要旨

TL/F/5012±11 FIGURE 9a. Normal Write Mode with DP8400 TL/F/5012±12 FIGURE 9b. Normal Read Mode Using the Error Monitoring Method with the DP8400 TL/F/5012±13 FIGURE 9c. Normal Read Mode Using the Always Correct Method with the DP8400 *C2, C3 generate odd parity TL/F/5012±14 FIGURE 10. DP8400 Matrix 8

ページ9に含まれる内容の要旨

A key advantage of the DP8400 is that it has three error Double Bit Error Correct flags detailing the type of error occurrence. These are gen- The probability of double bit errors in DRAM systems is rela- erated using the syndrome word in the manner shown in tively low, but as memory array sizes grow, the occurrence Figure 11. The resulting error type identifications are shown of these error types must be considered. Adopting certain in Table V. The three error flags allow complete error type pr

ページ10に含まれる内容の要旨

After the complement correct cycle, the memory must be ice. Using this technique, software may be provided in the rewritten with the corrected data since the address now system to warn the operator that the system is in a degrad- contains data that is complemented. Full error reporting is ed operational mode and that field service should occur available from the DP8400 after the second read, the com- shortly. In the meantime, the system will continue to operate properly. The key to the effective

ページ11に含まれる内容の要旨

MICROPROCESSOR INTERFACE CIRCUITS This system structure requires the insertion of few or no wait states during a memory access cycle, thus maximizing The major 8-bit, 16-bit and 32-bit microprocessors have dif- throughput. The DP84XX2 circuits have been designed to ferent control signal timing. There are also a number of work with all of National's DRAM controller/drivers to con- speed options. The DP8400 family was designed, not for a trol refreshing so that system throughput is affected only s

ページ12に含まれる内容の要旨

The DP8400 DRAM interface family provides complete solu- for universal applications with multiple microprocessors, tions to memory support. This begins with the LSI functions with no manufacturers CPU enjoying a favorite role. such as the DP8400 expandable error checker/corrector Data sheets and more detailed application information are and the DP8409A DRAM controller/driver. It continues with available for all the members of the DP8400 family. Contact the DP84240 and the DP84244 high performanc

ページ13に含まれる内容の要旨

13

ページ14に含まれる内容の要旨

LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or 2. A critical component is any component of a life systems which, (a) are intended for surgical implant support device or system whose failure to perform can into the body, or (b) support or sustain life, and whose b


類似の説明書
# 取扱説明書 カテゴリ ダウンロード
1 National Instruments 24-Bit Half/Full-Bridge Analog Input Module NI 9237 取扱説明書 ネットワークカード 11
2 National Instruments 700 取扱説明書 ネットワークカード 2
3 National Instruments 370620B-01 取扱説明書 ネットワークカード 0
4 National Instruments 5411 取扱説明書 ネットワークカード 0
5 National Instruments 6508 PCI-DIO-96 取扱説明書 ネットワークカード 1
6 National Instruments 8-Channel Solid-State Relay (SSR) Digital Output NI 9485 取扱説明書 ネットワークカード 6
7 National Instruments 8330 Series 取扱説明書 ネットワークカード 0
8 National Instruments AT E Series 取扱説明書 ネットワークカード 4
9 National Instruments BNC-2140 取扱説明書 ネットワークカード 0
10 National Instruments 374318A-01 取扱説明書 ネットワークカード 0
11 National Instruments Cabled PCI Express 取扱説明書 ネットワークカード 0
12 National Instruments AutoCode NI MATRIX 取扱説明書 ネットワークカード 1
13 National Instruments cFP-20xx 取扱説明書 ネットワークカード 0
14 National Instruments DAQCard-1200 取扱説明書 ネットワークカード 6
15 National Instruments Data Acquisition Device NI USB-621x 取扱説明書 ネットワークカード 10
16 Sony BTA-NW1A 取扱説明書 ネットワークカード 2
17 Sony BKMW-E3000 取扱説明書 ネットワークカード 2
18 Sony AC-SQ950D 取扱説明書 ネットワークカード 0
19 Sony BBV RX100 取扱説明書 ネットワークカード 3
20 Sony CLIE A-AVZ-100-11 取扱説明書 ネットワークカード 1